# Minimization of Switching Losses in Cascaded Multilevel Inverters Using Efficient Sequential Switching Hybrid-Modulation Techniques

P. Satish Kumar, K. Ramakrishna, Ch. Lokeshwar Reddy, G. Sridhar

**Abstract**—This paper presents two different sequential switching hybrid-modulation strategies and implemented for cascaded multilevel inverters. Hybrid modulation strategies represent the combinations of Fundamental-frequency pulse width modulation (FFPWM) and Multilevel sinusoidal-modulation (MSPWM) strategies, and are designed for performance of the well-known Alternative Phase opposition disposition (APOD), Phase shifted carrier (PSC). The main characteristics of these modulations are the reduction of switching losses with good harmonic performance, balanced power loss dissipation among the devices with in a cell, and among the series-connected cells. The feasibility of these modulations is verified through spectral analysis, power loss analysis and simulation.

*Keywords*—Cascaded multilevel inverters, hybrid modulation, power loss analysis, pulse width modulation.

## I. INTRODUCTION

THE multilevel inverters are finding increased attention in industries as a choice of electronic power conversion for medium voltage and high-power applications, because improving the output waveform of the inverter reduces its respective harmonic content and, hence the size of the filter used and the level of electromagnetic interference (EMI) generated by switching operation [1]. Various multilevel inverter (MLI) structures are reported in the literature, and the cascaded MLI (CMLI) appears to be superior to other inverter topologies in application at high power rating due to its modular nature of modulation, control and protection requirements of each full bridge inverter (FBI) [2]. The CMLI synthesizes a medium voltage output based on a series connection of power cells that use standard low-voltage component configurations [3].

Most of the modulation methods developed for MLI is based on multiple-carrier arrangements with pulse width modulation (PWM). The carriers can be arranged with vertical shifts (phase disposition, phase opposition disposition, and alternative phase opposition disposition) or with horizontal

P. Satish Kumar and K. Ramakrishna are with the Department of Electrical Engineering, University College of Engineering, Osmania University, Hyderabad, Andhra Pradesh, India (e-mail: satish\_8020@yahoo.co.in, rk.kollapuram@gmail.com).

Ch. Lokeshwar Reddy is with the Department of Electrical and Electronics Engineering, CVR College of Engineering, Hyderabad, India.

G. Sridhar is with the Department of EEE, Jyothishmathi Institute of Technology & Science, Karimnagar, Andhra Pradesh, India.

displacements (phase-shifted carrier) [4]. Space-vector modulation (SVM) [5] is also extended for the MLI operation, which offers good harmonic performance [6]. This paper addresses the issue to reduce the switching loss of multilevel sinusoidal-modulation (MSPWM) schemes with low computational overhead. Also, it covers the methodology for equal power dissipation among the power devices, and the power modules. Architecture for Complex Programmable Logic Device (CPLD) implementation with only logical elements is presented adopting sequential switching hybridmodulation (SSHM) algorithm with PWM circulation. Although only the five-level case is presented here, the proposed method can be equally applied to any number of voltage levels, any number of phases, and switching transitions.



Fig. 1 Schematic diagram of the inverter topology used to verify the proposed hybrid modulations.

## II. BASIC ANALYSIS OF MSPWM TECHNIQUES

Unipolar carrier-based N-level PWM operation consists of (N-1)/2 different carriers, same as the number of full bridge inverter cells (K = (N - 1)/2). The carriers have the same frequency  $f_c$ , the same peak-to-peak amplitude  $A_c$ , and disposed. The modulation index for multiple sinusoidal pulse width modulation is defined as  $m = A_m/KA_c$ . The modulation frequency ratio is given as  $m_f = f_c/f_o$ , where  $f_o$  is fundamental frequency. For APOD, all carriers are phase opposition by 180° from its adjacent carrier.



Fig. 2 Sinusoidal reference and carriers of MSPWM operation

The PSC modulation is to retain sinusoidal reference waveforms for the two phase legs of each FBI that are phase shifted by 180° and to then phase shift the carriers of each bridge to achieve additional harmonic side band cancellation around the even carrier multiple groups.

# III. PROPOSED SEQUENTIAL SWITCHING HYBRID MODULATION

# A. Basic Principle of Modulation

Hybrid modulation is the combination of FFPWM and MSPWM for each inverter cell operation, so that the output inherits the features of switching-loss reduction from FFPWM, and good harmonic performance from MSPWM. In this modulation technique, the two switches of each inverter cell are operated at two different frequencies; two being commutated at FFPWM, while the other two switches are modulated at MSPWM, therefore the resultant switching patterns are the same as those obtained with MSPWM. A sequential switching scheme is embedded with this hybrid modulation in order to overcome unequal switching losses, and therefore, differential heating among the power devices [7]. A simple base PWM circulation scheme is also introduced here to get resultant hybrid PWM circulation makes balanced power dissipation among the power modules [8]. Fig. 3 shows the general structure of the proposed SSHM scheme. It consists of modulation base generator, base PWM circulation module, and hybrid-modulation controller (HMC) to generate the new modulation pulses.

#### B. Base Modulation Design

In this modulation strategy, three base-modulation pulses are needed for each cell operation in a CMLI. A sequential switching pulse 'A' is a square-wave signal with 50% duty ratio and half the fundamental frequency. This signal makes every power switch operating at MSPWM and FFPWM sequentially to equalize the power losses among the devices. The fundamental-frequency pulse width modulation 'B' is a square-wave signal synchronized with the modulation waveform; B = 1 during the positive half cycle of the modulation signal, and B = 0 during negative half cycle. The SSP and FFPWM pulses are same for all inverter cells. MSPWMs ('C' or 'D') for each cell, differs depends upon the type of carrier and modulation signals used. The block diagram representation of base modulator design is shown Fig. 4. The APOD modulation pulses for cell-I 'C' is obtained from the comparison between unipolar modulation waveform and carrier, while APOD for cell-II 'D' is generated from the comparison between modulation waveform and carrier with dc bias of -Vc + 2Ac. The PSC pulses are based on the comparison of modulation waveform with the corresponding PSC waveform for every cell in a CMLI.



Fig. 3 Scheme of proposed sequential switching hybrid modulation



Fig. 4 Block diagram of five-level base modulator for: (a) HAPOD and (b) HPSC Scheme

# C. Base PWM Circulation

For long operating-time expectancy, it is important to share the power loss among every module, and furthermore, to every power device in the cell. This is one of the key issues the modulation should cover [9]. A simple base PWM circulation scheme introduced here to get resultant HPWM circulation among the power modules.

The scheme of five-level base PWM circulation is shown in Fig. 5, consists of two 2:1 multiplexer, and selects one among the two PWMs based on the select clock signal. The clock frequency is  $f_o/4$ , makes the time base for PWM circulation from one module to another [10]. After two fundamental frequency periods, the order is changed so that the first module HPWM becomes the second module becomes the first appropriate PWM channel. This PWM circulation is based on simple multiplexer logic circuits, which makes the applicability of the algorithm very effective in a CPLD.



Fig. 5 Scheme of base PWM circulation for five-level

#### IV. SIMULATION RESULTS AND ANALYSIS

## A. Hybrid Modulation Controller

The HMC combines SSP, FPWM and MSPWM that produces SSHM pulses. It is designed by using a simple combinational logic and the functions for a five-level HPWM are expressed as

| $S_1 = ABC' + \overline{AB}$                                                        |     | $S_1 = ABD' + \overline{AB}$                                                                    |
|-------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------|
| $S2 = \overline{ABC'} + \overline{AB}$                                              | and | $S2' = \overline{A}BD' + \overline{A}\overline{B}$                                              |
| $\mathbf{S3} = \overline{\mathbf{A}\mathbf{B}\mathbf{C}'} + \mathbf{A}\overline{B}$ |     | $\mathbf{S}3' = \overline{\mathbf{A}}\overline{\mathbf{B}}\mathbf{D}' + \mathbf{A}\overline{B}$ |
| $S4 = \overline{ABC'} + AB$                                                         |     | $S4' = \overline{A}BD' + AB$                                                                    |

where A is an SSP, B is an FFPWM, C' is an MSPWM for cell-I and D' is an MSPWM for cell-II. In Fig. 6, it is shown that each gate pulse is composed of both FPWM and MSPWM. If A = 1, then S1, S2, S1', and S2' are operated with MSPWM, while S3, S4, S3', and S4' are operated at FFPWM. If A = 0, then S1, S2, S1' and S2' are operated at FFPWM, while S3, S4, S3', and S4' are operated with MSPWM. Since A is a sequential signal, the average switching frequency amongst the four switches is equalized. The voltage stress and current stress of power switches in each cell is inherently equalized with this modulation. After every two fundamental periods, the HPWM pattern is changed so that the first module (S1, S2, S3, and S4) becomes the second module (S1', S2',

S3', and S4), and the second one shifts to the first, and is shown in Fig. 6. It can be observed from the waveforms of  $V_{h1}$  and  $V_{h2}$  that the implementation of HPWM circulation makes the inverter modules operate at same average switching frequency with the same conduction period. As a result, all inverter cells operate in a balanced condition with the same power-handling capability and switching losses. As it is concluded from Fig. 6, the resultant inverter switching is same as the type of MSPWM used.



Fig. 6 Five-level sequential switching HAPOD pulses and its output voltage wave form

#### B. Power loss Analysis

The semiconductor power losses can be estimated from the characteristic curves, which are presented in the datasheets of each power device [11]. Only conduction and switching losses are considered here for power-loss estimation. The insulated gate bipolar transistors (IGBTs) selected are IRG4BC20SD, in which their maximum ratings are a forward current of 19A and a direct voltage of 600V. The carrier frequency  $f_c$  is 1.5 kHz and each cell is connected to 100V dc supply.

The characteristics curves are  $[V_{sat}(\theta) \times I_{l}(\theta)]$  and  $[E(\theta) \times I_{l}(\theta)]$ , where  $V_{sat}$  is the ON-state saturation voltage and  $E(\theta)$  represent the energy losses in one commutation and the  $E_{ON}(\theta)$  is a turn-ON commutation,  $E_{OFF}(\theta)$  is a turn-OFF commutation, and  $E_{rec}(\theta)$  is for diode reverse recovery process. The switching losses are generating during the turn-ON and turn-OFF switching processes. The switching loss for every power

device  $(P_{sw})$  is obtained by identifying every turn-ON and turn OFF instants during one reference period as

$$P_{sw}=1/T \left(E_{ON}+E_{OFF}+E_{rec}\right)$$

The conduction losses are those that occur while the semiconductor device conducts current [12]. It is computed by multiplying the ON- state voltage by ON-state current. The power loss is [13] the sum of switching losses and conduction losses as shown in Fig. 7 (a), for the full range of modulation index and the relative angle of the load currents, the switchingloss ratio of hybrid alternative phase opposition disposition (HAPOD) versus the conventional APOD techniques. It is noted that the surface is always below one, which means that the switching losses are significantly reduced. Fig. 7 (b) shows that the conduction losses are higher. This is because of increased conduction period due to mixing of a FPWM, which is clearly shown in Fig. 6. Lastly, Fig. 7 (c) shows the powerloss ratio between these two methods. Since the switching losses are predominant [14], the power losses of the proposed modulations are less than those conventional one. The mean value of the power-loss ratio surface is 0.718 approximately, which means the power-loss reduction is about 28.2%. The best case is produced for a unity power factor and modulation index as one in which the loss saving is about 31%. Even though the power-loss ratio between HAPOD and its own APOD operations are presented, the other proposed modulations make similar power-loss saving with respect its own modulation techniques. In a practical high-power system, switching losses are higher than conduction losses [15]. Therefore, saving switching losses becomes important to improve the efficiency of the system [16].

#### C. Spectrum Analysis of Output Voltage Waveform

To evaluate the quality of the output voltage waveforms, the values of total harmonic distortion (THD) and weighted THD (WTHD) are calculated up to 50th order of harmonics, as suggested in the IEEE standard 519.

THD = 
$$\frac{\sqrt{\sum_{n=2}^{50} V_n^2}}{V_1}$$
 and WTHD =  $\frac{\sqrt{\sum_{n=2}^{50} \left(\frac{V_n}{n}\right)^2}}{V_1}$ 

where  $V_1$  is the rms value of the fundamental component voltage, *n* is the order of harmonics, and  $V_n$  is rms value of the n<sup>th</sup> harmonic. It is found that the proposed modulations offer lower THD compared to the conventional one, thus the superiority. Furthermore, it is noted that higher the value of modulation index (*M*), lower the value of THD. Also, WTHD values are lower when the modulation index is closer to unity and when the carrier frequency increases. Throughout its linear modulation range, hybrid phase shifted carrier (HPSC) has the least harmonic distortion among SSHM schemes. In order to show the feasibility of the proposed modulations, the spectral analysis was performed by using MATLAB/Simulink is shown in Fig. 8.



Fig. 7 Loss-ratio analysis of HAPOD and APOD fed five-level inverter. (a) Switching loss. (b) Conduction loss. (c) Power loss



Fig. 8 Harmonic spectrum of the output voltage waveform

The load resistance and inductance are 10  $\Omega$  and 15mH respectively, and the dc-bus voltage is set at 100 V. The frequency of modulated wave and carrier wave are 50Hz and 1500 Hz respectively and the inverter is operated with linear modulation region (M=0.85). The harmonic cancellation up to the sidebands around the carrier frequency is achieved in the voltage waveform and the first significant harmonic is the 19<sup>th</sup> as predicted for HAPOD operation. The lower order harmonics are absent and the fundamental is controlled at the predefined value. This inverter when operated with odd frequency ratio, it produces even sideband harmonics and when operated with even frequency ratio, it produces odd sideband harmonics. Furthermore, harmonics at the carrier and the multiples of carrier frequency do not exist at all. From the voltage spectrum the amplitude of the lower order harmonics is very low and same fundamental value is achieved.

#### V. CONCLUSIONS

In this paper, a new family of SSHM techniques for CMLI, operating at a lower switching frequency is proposed. The proposed technique is applied to well-known MSPWM schemes APOD and PSC. Compared to conventional MSPWM schemes, less number of commutations and considerable switching-loss reduction is obtained while achieving the same fundamental voltage tracking. The harmonic performance of the SSHM schemes are analyzed in the entire range of modulation index and it seems to be good. An efficient sequential switching and PWM circulation techniques are embedded with these hybrid modulations for balanced power dissipation among the power devices within a cell and for series- connected cells. Combinational logic-based HMC is compact and easily realized with CPLD. These modulations can be easily extended to higher voltage level through the generalization process and implementation possible with existing CMLI Structures. The published simulation results have been good agreement with the proposed work.

#### REFERENCES

- [1] J. Rodriguez, J. S. Lai, and F. Z. Peng, "Multilevel inverters: A survey of topologies, controls, and applications," IEEE Trans. Ind. Electron., vol. 49,no. 4, pp. 724–738, Aug. 2002.
- M.Malinowski, K. Gopakumar, J. Rodr'iguez, and M. A. Perez, "A [2] survey on cascaded multilevel inverters," IEEE Trans. Ind. Electron., vol. 57, no. 7, pp. 2197-2206, Jul. 2010.
- [3] R. Gupta, A. Ghosh, and A. Joshi, "Switching characterization of cascaded multilevel-inverter-controlled systems," IEEE Trans. Ind. Electron., vol. 55, no. 3, pp. 1047-1058, Mar. 2008.
- B. P. McGrath and D. G. Holmes, "Multicarrier PWM strategies for [4] multilevel inverters," IEEE Trans. Ind. Electron., vol. 49, no. 4, pp. 858-867, Aug. 2002.
- [5] N. Celanovic and D. Boroyevich, "A fast space vector modulation algorithm for multilevel three-phase converters," IEEE Trans. Ind. Appl., vol. 37, no. 2, pp. 637–641, Mar. 2001.
- [6] Z. Du, L. M. Tolbert, and J. N. Chiasson, "Active harmonic elimination for multilevel converters," IEEE Trans. Power Electron., vol. 21, no. 2, pp. 459-469, Mar. 2006.
- [7] J. Zaragoza, J. Pou, S. Ceballos, E. Robles, P. Ibanez, and J. L. Villate, "A comprehensive study of a hybrid modulation technique for the

neutral point clamped converter," IEEE Trans. Ind. Electron., vol. 56, no. 2, pp. 294-304, Feb. 2009.

- A.M.Massoud, S. J. Finney, and B.W.Williams, "Mapped hybrid spaced [8] vector modulation for multilevel cascaded type voltage source inverters,," IET Power. Electron., vol. 1, no. 3, pp. 318-335, 2008.
- [9] G. Narayanan, D. Zhao, H. Krishnamoorthy, R. Ayyanar, and V. T. Ranganathan, "Space vector based hybrid PWM techniques for reduced currentripple," *IEEE Trans. Ind. Electron.*, vol. 55, no. 4, pp. 1614– 1628, Apr. 2008.
- [10] M. S. A. Dahidah and V. G. Agelidis, "Single carrier sinusoidal PWM equivalent selective harmonic elimination for a five level voltage sourceinverter," Electr. Power Syst. Res., vol. 78, no. 1, pp. 1826-1836, Nov.2008.1648 ieee transactions on power electronics, vol. 26, no. 6, june 2011
- [11] R. Naderi and A. Rahmati, "Phase shifted carrier PWM technique forgeneral cascaded inverters," *IEEE Trans. Power Electron.*, vol. 23, no. 3,pp. 1257–1269, May 2008.
- [12] A. Gupta and A. Khambadkone, "A space vector PWMscheme for multilevelinverters based on two-level space vector PWM," IEEE Trans. Ind.Electron., vol. 53, no. 5, pp. 1631-1639, Oct. 2006.
- [13] W. Yao, H. Hu, and Z. Lu, "Comparisons of space vector modulationand carrier based modulation of multilevel inverter," IEEE Trans. PowerElectron., vol. 23, no. 1, pp. 45-51, Jan. 2008.
- [14] J. H. Kim, S. K. Sul, and P. N. Enjeti, "A carrier based PWM method with optimal switching sequence for a multilevel four-leg voltage source inverter," IEEE Trans. Ind. Applic., vol. 44, no. 4, pp. 1239-1248, Jul.2008.
- [15] C. Govindaraju and K. Baskaran, "Performance analysis of cascaded multilevel inverter with hybrid phase-shifted carrier modulation," Aust. J.Electr. Electron. Eng., vol. 7, no. 2, pp. 121-132, Jun. 2010.
- [16] C. Govindaraju and K. Baskaran, "Efficient hybrid carrier based space vector modulation for cascaded multilevel inverter," J. Power Electron., vol. 10, no. 3, pp.277-284, May. 2011.



P. Satish Kumar was born in Karimnagar, Andhra Pradesh, INDIA in 1974. He obtained the B.Tech. degree in Electrical and Electronics Engineering from JNTU College of Engineering, Kakinada, INDIA in 1996. He obtained M.Tech degree in Power Electronics in 2003 and Ph.D. in 2011 from JNTUH, Hyderabad. He has more than 17 years

of teaching experience and at present he is an Assistant Professor in the Department of Electrical Engineering, University College of Engineering, Osmania University, Hyderabad, INDIA. His research interests include Power Electronics, Special Machines, Drives and Multilevel inverters and guiding seven research scholars. He presented many research papers in various national and international conferences and published many papers in various international journals. He is the Editorial Board member of many international journals. At present he is actively engaging in two Research Projects in the area of multilevel inverters funded by University Grants Commission (UGC), New Delhi, and Science and Engineering Research Board (SERB), New Delhi. India.



K. Ramakrishna obtained the B.Tech. degree in electrical engineering from JITS Karimnagar, Andhra Pradesh, INDIA in 2012 and at present he is pursing M.E. degree in Power Electronics Systems in the department of Electrical Engineering, University College of Engineering, Osmania University, Hyderabad. He presented one paper in National Conference at IIT Kanpur and attended many workshops. His area of research is on Power Electronics and Multilevel inverters



Ch. Lokeshwar Reddy was born in Khammam, Andhra Pradesh, INDIA in 1977. He obtained the B.Tech. degree in electrical engineering from KITS Warangal in 1999 and M.Tech. degree in High Voltage Engineering in 2001 from JNTU College of engineering, Kakinada. He is pursing Ph.D.

degree in the area of multilevel inverters. He is working as Associate Professor in the Department of Electrical and Electronics Engineering, CVR College of Engineering, Hyderabad. He presented many research papers in various national and international conferences and journals. His research interests include Power Electronics Drives and Multilevel inverters.

### World Academy of Science, Engineering and Technology International Journal of Electrical and Computer Engineering Vol:8, No:3, 2014



**G. Sridhar** obtained the B.Tech. degree in electrical engineering from University of Madras, INDIA in 2000 and M.Tech. degree in power systems with Emphasis on High Voltage Engineering in 2005. He is pursing Ph.D. degree in the area of multilevel inverters. At present he is working as offscore, in the Denottmert of Electrical and Electricity.

Associate Professor in the Department of Electrical and Electronics Engineering, Jyothishmathi Institute of Science and Technology, Karimnagar. His research interests include Power Electronics and Multilevel inverters.