Arash Azizi-Mazreah, Mohammad T. Manzuri Shalmani, Hamid Barati, and Ali Barati

**Abstract**—The energy consumption and delay in read/write operation of conventional SRAM is investigated analytically as well as by simulation. Explicit analytical expressions for the energy consumption and delay in read and write operation as a function of device parameters and supply voltage are derived. The expressions are useful in predicting the effect of parameter changes on the energy consumption and speed as well as in optimizing the design of conventional SRAM. HSPICE simulation in standard 0.25 $\mu$ m CMOS technology confirms precision of analytical expressions derived from this paper.

*Keywords*—Read energy consumption, write energy consumption, read delay, write delay.

#### I. INTRODUCTION

**S** TATIC Random Access Memory (SRAM) has found its way into almost every IC as an embedded component. 'raditionally, an SRAM macro is mainly formed by an array of ells consisting of four or six transistors and a number of eriphery circuits such as row decoder, column decoder, sense mplifier, write buffer, etc. Information access from/to this nacro consumes energy in both dynamic and static ways. The ynamic energy consumption involving the switching of ignals is consumed in operations such as word-line decoding, it-line charging/discharging, sense amplification, etc. The tatic energy consumption is consumed when there is a direct ath from  $V_{DD}$  to ground during memory access [1]. 'urthermore information access from/to this macro involve elay, due to RC networks exists in SRAM structure.

Two aspects are important for SRAM design: the dynamic nergy consumption and delay of read and write operation. )ynamic energy consumption consumed energy of power upply during read and write operation and determines time attery operation in mobile application. The delay during read nd write operation determine speed of SRAM, and this is nportant in height speed application. Much of the published /ork has been concerned with the power modeling in especial tructure such as hierarchical bit-line SRAM [2][3]. And nalytic work has not yet been reported include delay or energy consumption modeling for conventional SRAM.

- Mohammad T. Manzuri Shalmani is with Sharif University of Technology (e-mail: manzuri@sharif.edu).
- Hamid Barati is with Islamic Azad University, Dezful Branch (e-mail: hbarati@iaud.ac.ir).
- Ali Barati is with Islamic Azad University, Dezful Branch (e-mail: abarati@iaud.ac.ir).

This paper is concerned with the delay and energy consumption in read and write operation of conventional SRAM both from an analytic as well as a simulation point of view in standard  $0.25\mu m$  CMOS technology.

In Section II the structure, read and write operation of conventional SRAM discussed. Capacitance in conventional SRAM discussed in section III. Analytical expressions for the energy consumption and delay in read and write operation of conventional SRAM are derived in Section IV and V respectively. Simulation results are given in Section VI. And finally, we conclude with a brief summary in Section VII.

#### II. CONVENTIONAL SRAM

The structure of conventional SRAM with 6T cell is shown in Fig. 1. In the following we describe the read and write operation in conventional SRAM.

#### A. Write Operation

When a write operation is issued the memory array will go through the following steps:

- Row and column decoding : The row and column address decoded and select one cell from memory array
- Bit-line driving: for a write, this bit-line driving conducts simultaneously with the row and column decoding by turning on proper write buffer. After this step, the bit-line pair will forced into full-swing logic level.
- Cell flipping: If the value of the stored bit in the target cell is opposite to the value being written, then cell flipping process will take place.
- Pre-charging: At the end of write operation all bit-lines pre-charged to the V<sub>DD</sub> and get ready for next read or write operation [1].

#### B. Read Operation

When a read operation is issued the memory array will go through the following steps:

- Row and column decoding: The row and column address decoded and select the target cell.
- Bit-line deriving: after the word-line go to height voltage, the target cell connected to bit-line and bit-line-bar. The so-called cell current through a driver of target cell will discharge the voltage of either bit-line or bit-line-bar progressively and this resulted a difference voltage between the bit-line and bit-line-bar.
- Sensing: The sense amplifier is turned on to amplify the small difference voltage at bit-line pair into full-swing logic signals.
- Pre-charging: At the end of read operation all bit-line precharged to the V<sub>DD</sub> [1].

Arash Azizi-Mazreah is with Islamic Azad University, Sirjan Branch (e-mail: aazizi@iausirjan.ac.ir).

World Academy of Science, Engineering and Technology



Fig. 1 Structure of conventional SRAM

#### III. CAPACITANCE IN CONVENTIONAL SRAM

There are three premier capacitance in conventional SRAM that include bit-line capacitance, word-line capacitance, datane capacitance. The bit-line capacitance is mainly composed f the drain junction capacitance of access transistor of nemory cell and metal capacitance of bit-line. We can obtain nis capacitance by following expression:

$$C_{BL} = C_{Junction\_AccessTran\,sistor} \times 2^{Row} + C_M \tag{1}$$

Vhere,  $C_{Junction\_AccessTransistor}$  is drain junction capacitance of ccess transistor of memory cell, Row is number of address ne in row decoder and  $C_M$  is metal capacitance of bit-line and s assumed to be 10% of the total drain junction capacitance 2]. Thus the metal capacitance of bit-line obtained from ollowing expression:

$$C_M = C_{Junction \_AccessTran \ sistor} \times 2^{Row} \times 0.1 \tag{2}$$

he next large capacitance in conventional SRAM is word-line apacitance and is mainly composed of gate capacitance of the ccess transistor of memory cell and obtained by following xpression:

$$C_{WL} = 2 \times C_{gate \_AccessTran\ sistor} \times 2^{Column}$$
(3)

Vhere,  $C_{gate\_AccessTransistor}$  is gate capacitance of access

ansistor of memory cell and Column is number of address ne in column decoder. And finally the next large capacitance in conventional SRAM is data-line capacitance and this capacitance is mainly composed of junction capacitance of column access transistor and obtained by following expression:

$$C_{DL} = 2 \times C_{Junction\_ColumnAcce\,ssTransist\,or} \times 2^{Column} \tag{4}$$

Where, C<sub>Jumction\_ColumnAccessTransistor</sub> is drain junction capacitance of column access transistor (these transistor shown in Fig. 1) and Column is number of address line in column decoder.

# IV. DYNAMIC ENERGY CONSUMPTION IN CONVENTIONAL SRAM

The energy consumption in the SRAM includes two components: dynamic energy consumption and static energy consumption. Static energy consumption, consumed due to leakage current in SRAM, and dynamic energy consumption consumed due to the charging and de-charging of capacitance during read and write operation. In following, we introduce explicit analytic expressions for estimation of dynamic energy consumption in read and write operation.

### A. Dynamic Energy Consumption During Read Operation

There are four premier energy dissipation source during read operation include 1-energy dissipation during charging and discharging data-line capacitance 2- energy dissipation during charging and discharging word-line capacitance 3- energy dissipation during charging and discharging word-line capacitance 4- when row address decoded and one word-line asserted in row of memory array all cell in that row connected to bit-line and this caused unselected bit-line discharged thus energy dissipated on this lines.

Based on four premier energy dissipation sources during read operation that listed above dynamic energy consumption in SRAM for normal read operation, is given by:

$$E_{Read} = C_{W_{I}}V_{DD}^{2} + C_{DL}V_{DD}^{2} + C_{BL}V_{DD}^{2} - \frac{1}{2}V_{BL}^{2}(C_{BL} + C_{DL}) + (1)$$

$$(2^{Column} - 1) \times \left[C_{BL}V_{DD}^{2} - \frac{1}{2}\frac{(C_{BL}V_{DD} - I_{PT}\Delta T)^{2}}{C_{BL}}\right]$$

Where,  $V_{BL}$  is voltage of bit-line at the end of read operation,  $V_{DD}$  is external supply voltage,  $\Delta T$  is interval time that access transistor of cell is turn on and  $I_{PT}$  is current of access transistor of cell in saturation region, and obtained by following expression:

World Academy of Science, Engineering and Technology International Journal of Electrical and Computer Engineering Vol:2, No:1, 2008

(2)

$$I_{PT} = \frac{\mu_n C_{OX}}{2} \frac{W}{L} (V_{GS} - V_{tn})^2$$

Where,  $\mu_n$  is the mobility of electron,  $C_{OX}$  is the gate capacitance per unit area, , W is the width of access transistor of cell, L is the length of access transistor of cell,  $V_{GS}$  is the gate-source voltage of access transistor of cell and  $V_m$  is the threshold voltage of access transistor of cell. As described in section II during read operation voltage changed on bit-line, word-line, data-line and equation (1) is based on this fact.

# B. Dynamic Energy Consumption During Write Operation

Dynamic energy consumption in conventional SRAM for normal write operation is given by:

$$E_{write} = C_{W_{I}}V_{DD}^{2} + C_{DL}V_{DD}^{2} + C_{BL}V_{DD}^{2} + (2^{Column} - 1)\left[C_{BL}V_{DD}^{2} - \frac{1}{2}\frac{(C_{BL}V_{DD} - I_{PT}\Delta T)^{2}}{C_{BL}}\right]$$
(3)

Equation (3) is based on fact that, during write operation voltage changed on bit-line, word-line and data-line and this caused energy consumed like read operation.

#### V. DELAY IN CONVENTIONAL SRAM

During transitions occur in read and write operation, ansistors in SRAM structure can be modeled as a liner esistor [4], and RC networks shown in Fig. 2 can be onsidered for read and write operation. Based on these RC etworks we can estimate the read and write delay by ollowing expression:

$$T_{\text{Read}} = \tau_{PC} \times \ln(\frac{V_{DD}}{V_{DD} - V_{PC}}) + \tau_{change\_read} \times \ln(\frac{V_{DD}}{V_{BL}}) + T_{SA}$$
(4)

$$\bar{V}_{Write} = \tau_{PC} \times \ln(\frac{V_{DD}}{V_{DD} - V_{PC}}) + \tau_{change\_write} \times \ln(\frac{V_{DD}}{V_{write}}) + T_{Filiping}$$
(5)

Vhere,  $V_{PC}$  is maximum voltage of bit-line and data-line at the nd of pre-charging,  $V_{BL}$  is voltage of bit-line at the end of ead operation,  $T_{SA}$  is delay of sense amplifier,  $V_{write}$  is voltage f bit-line that flipping process starts,  $T_{Filiping}$  is delay of lipping process and depended on transistor size of SRAM cell and  $\tau_{PC}$ ,  $\tau_{change\_write}$ ,  $\tau_{change\_read}$  obtained by following xpression:

$$F_{PC} = R_{PC} \times Max \left\{ C_{DL}, C_{BL} \right\}$$
(6)

$$\tau_{change\_read} = (R_{eq\_Driver\_Cell} + R_{eq\_access\_cell}) \times C_{BL}$$

$$+ (R_{eq\_Driver\_Cell} + R_{eq\_access\_cell} + R_{eq\_column\_access}) \times C_{DL}$$
(7)

$$\tau_{change\_write} = \kappa_{eq\_Driver\_DL} \times C_{DL}$$

$$+ (R_{eq\_Driver\_DL} + R_{eq\_column\_access}) \times C_{BL}$$
(8)

Where,  $R_{eq}$  PC is equivalent resistance of pre-charging







(b) RC Network During Write Operation



Fig. 2 RC Networks during read and write operation

transistor,  $R_{eq\_Driver\_Cell}$  is equivalent resistance of deriver transistor of cell,  $R_{eq\_access\_cell}$  is equivalent resistance of access transistor of cell,  $R_{eq\_column\_access}$  is equivalent resistance of transmission gate, this transmission gate connect bit-line to data-line and  $R_{eq\_Driver\_DL}$  is equivalent resistance of data-line driver transistors. The equivalent resistance for each transistor during a transition obtained by following equation [4]:

$$R_{eq\_each\_transistor} = \frac{2.5}{\mu_{n,p} \frac{W}{L} C_{OX} (V_{DD} - |V_t|)}$$
(9)

Where  $\mu_{n,p}$  is mobility of electron or hole, W is the width of transistor, L is the length of transistor,  $V_t$  is threshold voltage of transistor. Since bit-line connected to data-line with transmission gate,  $R_{eq\_column\_access}$  obtained by following expression:

$$R_{eq\_column\_access} = \frac{R_{eq\_n} \times R_{eq\_p}}{R_{eq\_n} + R_{eq\_p}}$$
(10)

Where  $R_{eq_n}$  and  $R_{eq_p}$  are equivalent resistance of NMOS and

International Journal of Electrical and Computer Engineering PMOS of transmission gate and obtained by expression (9) Jol:2, No:1, 2008

# VI. SIMULATION RESULT

To evaluate the precision of obtained analytic expression in this paper, we simulate read and write operation of conventional SRAM in standard  $0.25\mu$ m CMOS technology for different memory array size. In these simulations we use 2.5V for supply voltage and 0.5V and -0.5V for threshold voltage of NMOS transistor and PMOS transistor respectively. Fig. 3 shows layout of conventional 6 transistors SRAM cell in standard 0.25 $\mu$ m CMOS technology with traditional topology. Based on layout shown in Fig. 3, all parasitic capacitances and resistances of bit-lines, data-line and word-lines are included in the circuit simulation. In our simulation all transistors in SRAM structure have fixed size for different memory array size and following results obtained:

1-The read dynamic energy consumption predicted by analytic expression (1) is very close to values that obtained from simulation as shown in Fig. 4 and this indicates expression (1) has good precision.

2-The write dynamic energy consumption predicted by analytic expression (3) is very close to values that obtained from "imulation as shown in Fig. 5 and this indicates expression (3) as good precision.

-Read delay predicted by analytic expression (4) is very close b values that obtained from simulation as shown in Fig. 6 and his indicate expression (4) has good precision.

-Write delay predicted by analytic expression (5) is very close > values that obtained from simulation as shown in Fig. 7 and his indicate expression (5) has good precision.



Fig. 3 Conventional layout of 6 transistor SRAM cell





Fig. 5 Simulation and analytical write energy consumption



Fig. 7 Simulation and analytical write delay

# VII. CONCLUSION

SRAM Capacitance in Conventional investigated analytically. Analytical expressions for the energy consumption and delay in read and write operation of conventional SRAM have been derived. The expressions are useful in predicting the effect of parameters as well as in optimizing the design of conventional SRAM. In addition, the simulation results in standard 0.25µm CMOS technology are in good agreement with the analytic expressions prediction.

## REFERENCES

- S. P. Cheng, S. Y. Huang "A Low-Power SRAM Design Using Quiet-Bitline Architecture" Proc. of IEEE Int'l Workshop on Memory Technology Design and Testing, 2005.
- [2] A. Karandikar and K. K. Parhi, "Low power SRAM design using hierarchical divided bit-line approach," in Proc. Int. Conf. Computer Design: VLSI in Computers and Processors, 1998, pp. 82–88.
- [3] B. D. Yang, L. S. Kim, "A Low-Power SRAM Using Hierarchical Bit Line and Local Sense Amplifiers" IEEE J. Solid State Circuits, Vol. 40, pp. 1366-1376, June 2005.
- [4] J. K. Martin "Digital Integrated Circuit Design" Oxford University Press, New York, 2000, pp. 180-182.



Arash Azizi Mazreah received the B.S. degree in computer hardware engineering and M.S. degree in computer system architecture engineering in 2005 and 2007 respectively. His M.S. research was on Analysis and Design of Low Power, High Density SRAM and currently he is faculty of Islamic Azad University, sirjan branch. His major research experiences and interests include low power digital system design, high speed SRAM, VLSI testing and high density VLSI system design (e-mail: aazizi@iausirjan.ac.ir).



**Mohammad T. Manzuri Shalmani** received his B.S. and M.S. in Electrical Engineering from Sharif University of Technology (SUT), Iran, in 1984 and 1988, respectively; and PhD in Electrical and Computer Engineering from Vienna University of Technology, Austria, in 1995. Currently, he is an associate professor in Computer Engineering Department of SUT, Tehran, Iran. His main research interests include digital signal processing, robotics, image processing, and data communications (e-mail:

anzuri@sharif.com).



Hamid Barati received the B.S. degree in computer hardware engineering and M.S. degree in computer system architecture engineering in 2005 and 2007 respectively. Currently he is faculty of Islamic azad university, Dezful branch. His major research experiences and interests include Ad-hoc network, Interconnection network, Wireless network, Wireless sensor network and VLSI design (e-mail: hbarati@iaud.ac.ir).



Ali Barati received the BSc degree in Computer Engineering from Azad University of Dezful, Iran, in 2002. He obtained his MSc degree in Computer Engineering from University of Arak, Iran, in 2004. Currently he is faculty of Islamic azad university, Dezful branch. His research interest is Ad-Hoc Networks, wireless Networks, Mobile Networks and VLSI Design (e-mail: abarati@iaud.ac.ir).