WASET
	%0 Journal Article
	%A Susmita Sahoo and  Madhumanti Datta and  Rajib Kar
	%D 2011
	%J International Journal of Electronics and Communication Engineering
	%B World Academy of Science, Engineering and Technology
	%I Open Science Index 51, 2011
	%T Explicit Delay and Power Estimation Method for CMOS Inverter Driving on-Chip RLC Interconnect Load
	%U https://publications.waset.org/pdf/7464
	%V 51
	%X The resistive-inductive-capacitive behavior of long
interconnects which are driven by CMOS gates are presented in this
paper. The analysis is based on the ¤Ç-model of a RLC load and is
developed for submicron devices. Accurate and analytical
expressions for the output load voltage, the propagation delay and the
short circuit power dissipation have been proposed after solving a
system of differential equations which accurately describe the
behavior of the circuit. The effect of coupling capacitance between
input and output and the short circuit current on these performance
parameters are also incorporated in the proposed model. The
estimated proposed delay and short circuit power dissipation are in
very good agreement with the SPICE simulation with average
relative error less than 6%.
	%P 477 - 484