Doshi N. A. and Dhobale S. B. and Kakade S. R.
LFSR Counter Implementation in CMOS VLSI
4278 - 4282
2008
2
12
International Journal of Computer and Information Engineering
https://publications.waset.org/pdf/4463
https://publications.waset.org/vol/24
World Academy of Science, Engineering and Technology
As chip manufacturing technology is suddenly on the
threshold of major evaluation, which shrinks chip in size and
performance, LFSR (Linear Feedback Shift Register) is implemented
in layout level which develops the low power consumption chip,
using recent CMOS, submicrometer layout tools. Thus LFSR
counter can be a new trend setter in cryptography and is also
beneficial as compared to GRAY & BINARY counter and variety of
other applications.
This paper compares 3 architectures in terms of the hardware
implementation, CMOS layout and power consumption, using
Microwind CMOS layout tool. Thus it provides solution to a low
power architecture implementation of LFSR in CMOS VLSI.
Open Science Index 24, 2008