An Optimization Tool-Based Design Strategy Applied to Divide-by-2 Circuits with Unbalanced Loads
Commenced in January 2007
Frequency: Monthly
Edition: International
Paper Count: 32799
An Optimization Tool-Based Design Strategy Applied to Divide-by-2 Circuits with Unbalanced Loads

Authors: Agord M. Pinto Jr., Yuzo Iano, Leandro T. Manera, Raphael R. N. Souza

Abstract:

This paper describes an optimization tool-based design strategy for a Current Mode Logic CML divide-by-2 circuit. Representing a building block for output frequency generation in a RFID protocol based-frequency synthesizer, the circuit was designed to minimize the power consumption for driving of multiple loads with unbalancing (at transceiver level). Implemented with XFAB XC08 180 nm technology, the circuit was optimized through MunEDA WiCkeD tool at Cadence Virtuoso Analog Design Environment ADE.

Keywords: Divide-by-2 circuit, CMOS technology, PLL phase locked-loop, optimization tool, CML current mode logic, RF transceiver.

Digital Object Identifier (DOI): doi.org/10.5281/zenodo.1338307

Procedia APA BibTeX Chicago EndNote Harvard JSON MLA RIS XML ISO 690 PDF Downloads 2073

References:


[1] H. Zargar, M. Kamarei, and M. Tayarani, “Design and stability analysis of an injection-locked frequency divider by two”, 2010, 18th Iran. Conf. Electr. Eng., vol. 1, pp. 63–67, May 2010.
[2] B. Razavi, Design of Integrated Circuits for Optcial Communications, McGraw-Hill, 2003.
[3] O. B. M. Abdulkarim, “Design and optimization of MOS CML circuits”, Master’s thesis, Carleton University, 2006.
[4] A. Tajalli, E. Vittoz, Y. Leblebici and E. J. Brauer, “Ultra Low Power Subthreshold MOS Current Mode Logic Circuits Using a Novel Load Device Concept”, IEEE circuits conference 2007, ESSCIRC 2007. 33rd European, pp. 304-307.
[5] F. D. J. Rogers, and C. Plett, Integrated Circuit Design for High-Speed Frequency Synthesis. Artech House Microwave Library, 2006.
[6] WiCkeD User Manual, Version 6.1, MunEDA GmbH, Munich Germany.