WASET
	@article{(Open Science Index):https://publications.waset.org/pdf/16130,
	  title     = {Design of Low-Area HEVC Core Transform Architecture },
	  author    = { Seung-Mok Han and Woo-Jin Nam and  Seongsoo Lee},
	  country	= {},
	  institution	= {},
	  abstract     = {This paper proposes and implements an core transform architecture, which is one of the major processes in HEVC video compression standard. The proposed core transform architecture is implemented with only adders and shifters instead of area-consuming multipliers. Shifters in the proposed core transform architecture are implemented in wires and multiplexers, which significantly reduces chip area. Also, it can process from 4×4 to 16×16 blocks with common hardware by reusing processing elements. Designed core transform architecture in 0.13um technology can process a 16×16 block with 2-D transform in 130 cycles, and its gate count is 101,015 gates.
},
	    journal   = {International Journal of Electrical and Computer Engineering},
	  volume    = {7},
	  number    = {8},
	  year      = {2013},
	  pages     = {1027 - 1031},
	  ee        = {https://publications.waset.org/pdf/16130},
	  url   	= {https://publications.waset.org/vol/80},
	  bibsource = {https://publications.waset.org/},
	  issn  	= {eISSN: 1307-6892},
	  publisher = {World Academy of Science, Engineering and Technology},
	  index 	= {Open Science Index 80, 2013},
	}