WASET
	@article{(Open Science Index):https://publications.waset.org/pdf/10006921,
	  title     = {Analysis of Lightweight Register Hardware Threat},
	  author    = {Yang Luo and  Beibei Wang},
	  country	= {},
	  institution	= {},
	  abstract     = {In this paper, we present a design methodology of lightweight register transfer level (RTL) hardware threat implemented based on a MAX II FPGA platform. The dynamic power consumed by the toggling of the various bit of registers as well as the dynamic power consumed per unit of logic circuits were analyzed. The hardware threat was designed taking advantage of the differences in dynamic power consumed per unit of logic circuits to hide the transfer information. The experiment result shows that the register hardware threat was successfully implemented by using different dynamic power consumed per unit of logic circuits to hide the key information of DES encryption module. It needs more than 100000 sample curves to reduce the background noise by comparing the sample space when it completely meets the time alignment requirement. In additional, an external trigger signal is playing a very important role to detect the hardware threat in this experiment.
},
	    journal   = {International Journal of Computer and Information Engineering},
	  volume    = {11},
	  number    = {5},
	  year      = {2017},
	  pages     = {519 - 524},
	  ee        = {https://publications.waset.org/pdf/10006921},
	  url   	= {https://publications.waset.org/vol/125},
	  bibsource = {https://publications.waset.org/},
	  issn  	= {eISSN: 1307-6892},
	  publisher = {World Academy of Science, Engineering and Technology},
	  index 	= {Open Science Index 125, 2017},
	}